# 

# BL8036

## 28V, 3A, 500KHz Synchronous Step-Down DC/DC Converter

## DESCRIPTION

The BL8036 is a fully integrated synchronous rectified step-down converter that provides wide 4.2V to 28V input voltage range and 3A continuous load current capability. The BL8036 can operate at PFM mode to achieve high efficiency and reduce power loss at light load. In shutdown mode, the Max supply current is about  $3\mu$ A.

The BL8036 protection function includes cycle-bycycle current limit, UVLO and thermal shutdown. Besides, internal soft-start prevents inrush current at fast power-on. This device uses slope compensated current mode control which provides fast load transient response. Internal loop compensation function reduces the external compensator components and simplifies the design process.

The BL8036 requires a minimum number of readily available standard external components and is available in ESOP-8 (Exposed Pad) package and provides good thermal conductance.

Note: 1) The thermal pad must be connected to GND Pin. 2) The Thermal Pad is GND Pin. It must be electrically connected to the exposed pad on the printed circuit board

## **FEATURES**

- Wide input voltage range: 4.2V to 28V
- 3A output current
- 0.8V reference voltage
- Low R<sub>DS(ON)</sub> integrated power MOSFET (150/90mΩ)
- 3µA(Max) shutdown current
- Integrated internal compensation
- High efficiency at light load
- Cycle-by-cycle current limit
- Over-temperature protection with auto recovery
- Under voltage lockout(UVLO)
- Hiccup short circuit protection
- Available in ESOP8 package
- RoHS compliant

## **APPLICATIONS**

- Distributed power system
- Flat panel television and monitors
- STB (Set-top-box)
- Networking, XDSL modem

## **PIN OUT & MARKING**



GW: Product Code LL: Lot No. D: Fab code YW: Date code

## **ORDERING INFORMATION**

| Part No.  | BL8036CS8TR |
|-----------|-------------|
| Package   | ESOP-8      |
| Tape&Reel | 2500/Reel   |

for proper operation.



 $C_{\mathsf{IN}}$  &C\_{\mathsf{OUT}} use ceramic capacitors application circuit



 $C_{\mathsf{IN}}$  &C\_{\mathsf{OUT}} use electrolytic capacitors application circuit

*Note:* If Vin<19V, R3 can be replaced by a 0 ohm resister.

Table1. Recommended component values

| $V_{IN}=12V$ ,   | the recommende | ed BOM list is sh        | ows as below. |       |      |     |             |                |  |
|------------------|----------------|--------------------------|---------------|-------|------|-----|-------------|----------------|--|
| V <sub>OUT</sub> | C1             | C2                       | L             | R3    | R4   | R5  | C4          | C5             |  |
| 5V               |                | 10uF/MLCC 10uF/MLCC      | 4.7uH-6.8uH   | 47ohm | 68K  | 13K | 100pF-330pF |                |  |
| 3.3V             | 2.8V           |                          | 2.2uH-4.7uH   | 47ohm | 47K  | 15K | 100pF-330pF |                |  |
| 2.8V             |                |                          | 2.2uH-4.7uH   | 47ohm | 30K  | 12K | 100pF-330pF | 22uF/MLCC      |  |
| 2.5V             |                |                          | 2.2uH-4.7uH   | 47ohm | 39K  | 18K | 100pF-330pF |                |  |
| 1.8              |                |                          | 2.2uH-4.7uH   | 47ohm | 15K  | 12K | 100pF-330pF |                |  |
| 1.2V             |                |                          | 2.2uH-3.3uH   | 47ohm | 7.5K | 15K | 100pF-330pF |                |  |
| 5V               |                |                          | 4.7uH-6.8uH   | 47ohm | 68K  | 13K | -           |                |  |
| 3.3V             |                |                          | 2.2uH-4.7uH   | 47ohm | 47K  | 15K | -           |                |  |
| 2.8V             | 100uF/35V/ECL  | .00uF/35V/ECL 0.1uF/MLCC | 2.2uH-4.7uH   | 47ohm | 30K  | 12K | -           | 220uF/6.3V/ECL |  |
| 2.5V             |                |                          | 2.2uH-4.7uH   | 47ohm | 39K  | 18K | -           |                |  |
| 1.8              |                |                          | 2.2uH-3.3uH   | 47ohm | 15K  | 12K | -           |                |  |
| 1.2V             |                |                          | 2.2uH-3.3uH   | 47ohm | 7.5K | 15K | -           |                |  |
|                  |                |                          |               |       |      |     |             |                |  |

 $V_{IN}$ =12V, the recommended BOM list is shows as below.

## **ABSOLUTE MAXIMUM RATING**

| Parameter                                          |  | Value                            |  |  |
|----------------------------------------------------|--|----------------------------------|--|--|
| Supply voltage V <sub>IN</sub>                     |  | -0.3V to 30V                     |  |  |
| Switch node voltage Vsw                            |  | -0.3V to (V <sub>IN</sub> +0.5V) |  |  |
| Boost voltage V <sub>BST</sub>                     |  | Vsw-0.3V to Vsw+5V               |  |  |
| Enable voltage V <sub>EN</sub>                     |  | -0.3V to 12V                     |  |  |
| Feedback input voltage V <sub>FB</sub>             |  | -0.3V to 6V                      |  |  |
| Package thermal resistance ( $\theta_{JC}$ )       |  | 10°C / W                         |  |  |
| Package thermal resistance ( $\theta_{JA}$ ) ESOP8 |  | 50°C / W                         |  |  |
| Operating junction temperature (T <sub>J</sub> )   |  | -40°C to 150°C                   |  |  |
| Storage temperature range                          |  | -65°C to 150°C                   |  |  |
| Lead temperature (soldering, 10s)                  |  | 260°C                            |  |  |

*Note: Exceed these limits to damage to the device. Exposure to absolute maximum rating conditions may affect device reliability.* 

## **RECOMMENDED WORK CONDITIONS**

| Item                                             | Min | Max. | Unit |
|--------------------------------------------------|-----|------|------|
| Supply voltage V <sub>IN</sub>                   | 4.2 | 28   | V    |
| Ambient temperature                              | -40 | 85   | °C   |
| Operating junction temperature (T <sub>J</sub> ) | -40 | 125  | °C   |

## **ELECTRICAL CHARACTERISTICS**

#### (V<sub>IN</sub> =12V, T<sub>A</sub>=25°C, unless otherwise stated)

| Parameter                        | Conditions                                 | Min   | Тур | Max   | Unit |
|----------------------------------|--------------------------------------------|-------|-----|-------|------|
| Input voltage range              |                                            | 4.2   |     | 28    | V    |
| UVLO threshold                   | V <sub>IN</sub> rising                     |       | 3.8 |       | V    |
| UVLO hysteresis                  | V <sub>IN</sub> falling                    |       | 200 |       | mV   |
| Supply current in operation      | V <sub>EN</sub> = 5V, V <sub>FB</sub> = 1V |       | 150 | 200   | uA   |
| Supply current in shutdown       | $V_{EN} = 0V$                              |       | 1   |       | uA   |
| Regulated feedback voltage       | 3.8V≤V <sub>IN</sub> ≤28V                  | 0.784 | 0.8 | 0.816 | V    |
| High-side switch on resistance   | V <sub>BST-SW</sub> = 5V                   |       | 150 |       | mΩ   |
| Low-side switch on resistance    | V <sub>IN</sub> = 5V                       |       | 90  |       | mΩ   |
| High-side switch leakage current | VIN=30V, VEN = 5V, VSW = 0V, VFB=1V        |       | 0.1 | 10    | uA   |
| Upper switch current limit       | Vout=5.0V, Vout shorted to GND             |       | 5   |       | А    |
| Oscillation frequency            |                                            | 300   | 500 | 700   | KHz  |
| Maximum duty cycle               |                                            |       | 93  |       | %    |
| Minimum on time                  |                                            |       | 100 |       | ns   |
| EN input voltage "H"             |                                            | 1.5   |     |       | V    |
| EN input voltage "L"             |                                            |       |     | 0.6   | V    |
| Thermal shutdown                 |                                            |       | 160 |       | °C   |

| Pin # | Name        | Description                                                                                                                                                         |  |  |
|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1     | BST         | High side power transistor gate drive boost input.                                                                                                                  |  |  |
| 2     | VIN         | Power input. Bypass with a 20uF ceramic capacitor to GND.                                                                                                           |  |  |
| 3     | SW          | Power switching node to connect inductor.                                                                                                                           |  |  |
| 4     | GND         | Ground.                                                                                                                                                             |  |  |
| 5     | FB          | Feedback input with reference voltage set to 0.8V.                                                                                                                  |  |  |
| 6     | NC          | No connection                                                                                                                                                       |  |  |
| 7     | EN          | Enable input. Set this pin to high level to enable the part, low level to disable.                                                                                  |  |  |
| 8     | NC          | No connection                                                                                                                                                       |  |  |
| 9     | Thermal PAD | The Thermal Pad is GND Pin which must be electrically connected to the exposed pad on the printed circuit board and connect to the foot of GND for proper operation |  |  |

## **PIN DESCRIPTION**

## **ELECTRICAL PERFORMANCE**











# BL8036

Vin=12V Vin=19V

Vin=24V

2.0



Steady State Waveform Vin=12V, Vout=3.3V, Cin=Cout=10uF\*2, L=4.7uH, lout=0A 2 20V/ 3 5.00V/ 4 500X/ 0.0s 5.000Z/ M3L 2 20W//div 4 500M//div 500MA/div 500MA/div 500MA/div 500MA/div 500MA/div 500MA/div 6 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04 50/04



Steady State Waveform



Load Transient



Ch2—Vout, Ch4—I∟



## FUNCTIONAL DECRIPTIONS

## Loop operation

The BL8036 is a wide input range, high-efficiency, DC-to-DC step-down switching regulator, capable of delivering up to 3A of output current, integrated with a 150/90m $\Omega$  synchronous MOSFET pair, eliminating the need for external diode. It uses a PWM current-mode control scheme. An error amplifier integrates error between the FB signal and the internal reference voltage. The output of the integrator is then compared to the sum of a current-sense signal and the slope compensation ramp. This operation generates a PWM signal that modulates the duty cycle of the power MOSFETs to achieve regulation for output voltage.

## Internal soft-start

The soft-start is important for many applications because it eliminates power-up initialization problems. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transient events to the input power bus.

## Over-current-protection and hiccup

The BL8036 has a cycle-by-cycle over-current limit for when the inductor current peak value exceeds the set current-limit threshold. First, when the output voltage drops until FB falls below the Under-Voltage (UV) threshold (typically 300mV) to trigger a UV event, the BL8036 enters hiccup mode to periodically restart the part. This protection mode is especially useful when the output is dead-shorted to ground. This greatly reduces the average short-circuit current to alleviate thermal issues and to protect the regulator. The BL8036 exits hiccup mode once the overcurrent condition is removed.

## Light load operation

Traditionally, a fixed constant frequency PWM DC-DC regulator always switches even when the output load is small. When energy is shuffling back and forth through the power MOSFETs, power is lost due to the finite RDSONs of the MOSFETs and parasitic capacitances. At light load, this loss is prominent and efficiency is therefore very low. BL8036 employs a proprietary control scheme that improves efficiency in this situation by enabling the device into a power save mode during light load, thereby extending the range of high efficiency operation.

## Startup and shutdown

If both VIN and EN are higher than their appropriate thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides stable supply for the remaining circuitries. Three events can shut down the chip: EN low, VIN low and thermal shutdown. In the shutdown procedure, the signaling path is first blocked to avoid any fault triggering. The COMP

## **APPLICATIONS INFORMATION**

## Setting output voltages

The external resistor divider is used to set the output voltage. The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor. R2 is then given by:



## Selecting the inductor

Use a  $2.2\mu$ H-to- $6.8\mu$ H inductor with a DC current rating of at least 25% higher than the maximum load current for most applications. For most designs, derive the inductance value from the following equation:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_L \times f_{osc}}$$

Where  $\Delta IL$  is the inductor ripple current. Choose an inductor current approximately 30% of the maximum load current. The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$

Under light-load conditions (below 100mA), use a larger inductor to improve efficiency.

## Selecting the output capacitor

The output capacitor maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. Use low ESR capacitors to limit the output voltage ripple. Estimate the output voltage ripple with:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_S \times L} \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right] \times \left[R_{ESR} + \frac{1}{8 \times f_S \times C_2}\right]$$

voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

Where L is the inductor value and  $R_{ESR}$  is the equivalent series resistance (ESR) of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple. For simplification, estimate the output voltage ripple with:

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_s^2 \times L \times C_2} \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right]$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_S \times L} \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right] \times R_{ESR}$$

The characteristics of the output capacitor also affect the stability of the regulation system. The BL8036 can be optimized for a wide range of capacitance and ESR values.

## Selecting the external boost diode

It is recommended to add an external Boost Diode to improve efficiency and stability in these situations when the input voltage is fixed at 5.0V.Any a readily and cheap diode can meet the need of these application such as 1N4148.



## PCB LAYOUT RECOMMENDATION

The device's performance and stability are dramatically affected by PCB layout. It is recommended to follow these general guidelines shown as below:

1. Place the input capacitors and output capacitors as close to the device as possible. The traces which connect to these capacitors should be as short and wide as possible to minimize parasitic inductance and resistance.

2. Place feedback resistors close to the FB pin.

3. Keep the sensitive signal (FB) away from the switching signal (SW).

4. The exposed pad of the package should be soldered to an equivalent area of metal on the PCB. This area should connect to the GND plane and have multiple via connections to the back of the PCB as well as connections to intermediate PCB

layers. The GND plane area connecting to the exposed pad should be maximized to improve thermal performance.

5. Multi-layer PCB design is recommended.



## PACKAGE OUTLINE

